forked from KiCad/kicad-symbols
-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathTimer_PLL.dcm
57 lines (57 loc) · 1.51 KB
/
Timer_PLL.dcm
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
EESchema-DOCLIB Version 2.0
#
$CMP ADF4002BCPZ
D 400MHz Bandwidth Frequency Synthesizer, LFCSP-20
K Analog Devices PFD
F https://www.analog.com/media/en/technical-documentation/data-sheets/ADF4002.pdf
$ENDCMP
#
$CMP ADF4002BRUZ
D 400MHz Bandwidth Frequency Synthesizer, TSSOP-16
K Analog Devices PFD
F https://www.analog.com/media/en/technical-documentation/data-sheets/ADF4002.pdf
$ENDCMP
#
$CMP ADF4158
D 0.5-6.1GHz fractional-N PLL, LFCSP-24
K fractional-N PLL
F https://www.analog.com/media/en/technical-documentation/data-sheets/ADF4158.pdf
$ENDCMP
#
$CMP ADF4350
D 137.5-4400MHz fractional-N PLL, LFCSP-32
K fractional-N PLL
F https://www.analog.com/media/en/technical-documentation/data-sheets/ADF4350.pdf
$ENDCMP
#
$CMP ADF4351
D 35-4400MHz fractional-N PLL, LFCSP-32
K fractional-N PLL
F https://www.analog.com/media/en/technical-documentation/data-sheets/ADF4351.pdf
$ENDCMP
#
$CMP CDCVF2505
D Clock Phase-Lock Loop Clock Driver, 24-200MHz, 3.3V, SOIC-8/TSSOP-8
K pll clock driver
F http://www.ti.com/lit/ds/symlink/cdcvf2505.pdf
$ENDCMP
#
$CMP CS2000-CP
D Fractional-N Clock Synthesizer & Clock Multiplier, MSOP-10
K Clock Synthesizer Multiplier
F https://statics.cirrus.com/pubs/proDatasheet/CS2000-CP_F3.pdf
$ENDCMP
#
$CMP ICS525-01R
D User configurable clock up to 160 MHz, SSOP-28
K Configurable clock
F https://www.idt.com/document/dst/525-01-02-datasheet
$ENDCMP
#
$CMP ICS525R-02
D User configurable clock up to 200 MHz, SSOP-28
K Configurable clock
F https://www.idt.com/document/dst/525-01-02-datasheet
$ENDCMP
#
#End Doc Library