-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathsequence_detector.v
93 lines (86 loc) · 1.28 KB
/
sequence_detector.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
//sequence 010 nonoverlapping
module dff(input d,clk,clr,output reg q);
always@(posedge clk or posedge clr)
begin
if(clr)
q <= 0;
else
q <= d;
end
endmodule
module mealyseq(input in,clk,clr,output out);
dff da(q2&in,clk,clr,q1);
dff db(~q1&~in,clk,clr,q2);
assign out = q1&~in;
endmodule
//testbench
module tb();
reg clk,clr,in;
wire out;
mealyseq dut(in,clk,clr,out);
always #5 clk = ~clk;
initial begin
#2 clr = 0;
end
initial begin
clk = 0;
clr = 1;
in = 0;
#10 in = 1;
#10 in = 0;
#10 in = 1;
#10 in = 0;
#10 in = 1;
#10 in = 1;
#10 in = 0;
#10 in = 1;
#10 in = 0;
#10 in = 0;
#10 $finish;
end
endmodule
//sequence 1111 overlapping
module dff(input d,clk,clr,output reg q);
always@(posedge clk or posedge clr)
begin
if(clr)
q <= 0;
else
q <= d;
end
endmodule
module mealyseq(input in,clk,clr,output out);
wire q1, q2;
dff da((q2&in)|(in&q1),clk,clr,q1);
dff db((q1&in)|(in&~q2),clk,clr,q2);
assign out = q1&q2∈
endmodule
//testbench
module tb();
reg clk,clr,in;
wire out;
mealyseq dut(in,clk,clr,out);
always #5 clk = ~clk;
initial begin
#2 clr = 0;
end
initial begin
clk = 0;
clr = 1;
in = 0;
#10 in = 1;
#10 in = 0;
#10 in = 1;
#10 in = 1;
#10 in = 1;
#10 in = 1;
#10 in = 0;
#10 in = 1;
#10 in = 1;
#10 in = 1;
#10 in = 1;
#10 in = 1;
#10 in = 0;
#10 $finish;
end
endmodule