-
Notifications
You must be signed in to change notification settings - Fork 2
/
Copy pathhw_event.h
3301 lines (3108 loc) · 177 KB
/
hw_event.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/******************************************************************************
* Filename: hw_event_h
* Revised: 2017-05-06 20:38:09 +0200 (Sat, 06 May 2017)
* Revision: 48921
*
* Copyright (c) 2015 - 2017, Texas Instruments Incorporated
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1) Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2) Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3) Neither the name of the ORGANIZATION nor the names of its contributors may
* be used to endorse or promote products derived from this software without
* specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
******************************************************************************/
#ifndef __HW_EVENT_H__
#define __HW_EVENT_H__
//*****************************************************************************
//
// This section defines the register offsets of
// EVENT component
//
//*****************************************************************************
// Output Selection for CPU Interrupt 0
#define EVENT_O_CPUIRQSEL0 0x00000000
// Output Selection for CPU Interrupt 1
#define EVENT_O_CPUIRQSEL1 0x00000004
// Output Selection for CPU Interrupt 2
#define EVENT_O_CPUIRQSEL2 0x00000008
// Output Selection for CPU Interrupt 3
#define EVENT_O_CPUIRQSEL3 0x0000000C
// Output Selection for CPU Interrupt 4
#define EVENT_O_CPUIRQSEL4 0x00000010
// Output Selection for CPU Interrupt 5
#define EVENT_O_CPUIRQSEL5 0x00000014
// Output Selection for CPU Interrupt 6
#define EVENT_O_CPUIRQSEL6 0x00000018
// Output Selection for CPU Interrupt 7
#define EVENT_O_CPUIRQSEL7 0x0000001C
// Output Selection for CPU Interrupt 8
#define EVENT_O_CPUIRQSEL8 0x00000020
// Output Selection for CPU Interrupt 9
#define EVENT_O_CPUIRQSEL9 0x00000024
// Output Selection for CPU Interrupt 10
#define EVENT_O_CPUIRQSEL10 0x00000028
// Output Selection for CPU Interrupt 11
#define EVENT_O_CPUIRQSEL11 0x0000002C
// Output Selection for CPU Interrupt 12
#define EVENT_O_CPUIRQSEL12 0x00000030
// Output Selection for CPU Interrupt 13
#define EVENT_O_CPUIRQSEL13 0x00000034
// Output Selection for CPU Interrupt 14
#define EVENT_O_CPUIRQSEL14 0x00000038
// Output Selection for CPU Interrupt 15
#define EVENT_O_CPUIRQSEL15 0x0000003C
// Output Selection for CPU Interrupt 16
#define EVENT_O_CPUIRQSEL16 0x00000040
// Output Selection for CPU Interrupt 17
#define EVENT_O_CPUIRQSEL17 0x00000044
// Output Selection for CPU Interrupt 18
#define EVENT_O_CPUIRQSEL18 0x00000048
// Output Selection for CPU Interrupt 19
#define EVENT_O_CPUIRQSEL19 0x0000004C
// Output Selection for CPU Interrupt 20
#define EVENT_O_CPUIRQSEL20 0x00000050
// Output Selection for CPU Interrupt 21
#define EVENT_O_CPUIRQSEL21 0x00000054
// Output Selection for CPU Interrupt 22
#define EVENT_O_CPUIRQSEL22 0x00000058
// Output Selection for CPU Interrupt 23
#define EVENT_O_CPUIRQSEL23 0x0000005C
// Output Selection for CPU Interrupt 24
#define EVENT_O_CPUIRQSEL24 0x00000060
// Output Selection for CPU Interrupt 25
#define EVENT_O_CPUIRQSEL25 0x00000064
// Output Selection for CPU Interrupt 26
#define EVENT_O_CPUIRQSEL26 0x00000068
// Output Selection for CPU Interrupt 27
#define EVENT_O_CPUIRQSEL27 0x0000006C
// Output Selection for CPU Interrupt 28
#define EVENT_O_CPUIRQSEL28 0x00000070
// Output Selection for CPU Interrupt 29
#define EVENT_O_CPUIRQSEL29 0x00000074
// Output Selection for CPU Interrupt 30
#define EVENT_O_CPUIRQSEL30 0x00000078
// Output Selection for CPU Interrupt 31
#define EVENT_O_CPUIRQSEL31 0x0000007C
// Output Selection for CPU Interrupt 32
#define EVENT_O_CPUIRQSEL32 0x00000080
// Output Selection for CPU Interrupt 33
#define EVENT_O_CPUIRQSEL33 0x00000084
// Output Selection for RFC Event 0
#define EVENT_O_RFCSEL0 0x00000100
// Output Selection for RFC Event 1
#define EVENT_O_RFCSEL1 0x00000104
// Output Selection for RFC Event 2
#define EVENT_O_RFCSEL2 0x00000108
// Output Selection for RFC Event 3
#define EVENT_O_RFCSEL3 0x0000010C
// Output Selection for RFC Event 4
#define EVENT_O_RFCSEL4 0x00000110
// Output Selection for RFC Event 5
#define EVENT_O_RFCSEL5 0x00000114
// Output Selection for RFC Event 6
#define EVENT_O_RFCSEL6 0x00000118
// Output Selection for RFC Event 7
#define EVENT_O_RFCSEL7 0x0000011C
// Output Selection for RFC Event 8
#define EVENT_O_RFCSEL8 0x00000120
// Output Selection for RFC Event 9
#define EVENT_O_RFCSEL9 0x00000124
// Output Selection for GPT0 0
#define EVENT_O_GPT0ACAPTSEL 0x00000200
// Output Selection for GPT0 1
#define EVENT_O_GPT0BCAPTSEL 0x00000204
// Output Selection for GPT1 0
#define EVENT_O_GPT1ACAPTSEL 0x00000300
// Output Selection for GPT1 1
#define EVENT_O_GPT1BCAPTSEL 0x00000304
// Output Selection for GPT2 0
#define EVENT_O_GPT2ACAPTSEL 0x00000400
// Output Selection for GPT2 1
#define EVENT_O_GPT2BCAPTSEL 0x00000404
// Output Selection for DMA Channel 1 SREQ
#define EVENT_O_UDMACH1SSEL 0x00000508
// Output Selection for DMA Channel 1 REQ
#define EVENT_O_UDMACH1BSEL 0x0000050C
// Output Selection for DMA Channel 2 SREQ
#define EVENT_O_UDMACH2SSEL 0x00000510
// Output Selection for DMA Channel 2 REQ
#define EVENT_O_UDMACH2BSEL 0x00000514
// Output Selection for DMA Channel 3 SREQ
#define EVENT_O_UDMACH3SSEL 0x00000518
// Output Selection for DMA Channel 3 REQ
#define EVENT_O_UDMACH3BSEL 0x0000051C
// Output Selection for DMA Channel 4 SREQ
#define EVENT_O_UDMACH4SSEL 0x00000520
// Output Selection for DMA Channel 4 REQ
#define EVENT_O_UDMACH4BSEL 0x00000524
// Output Selection for DMA Channel 5 SREQ
#define EVENT_O_UDMACH5SSEL 0x00000528
// Output Selection for DMA Channel 5 REQ
#define EVENT_O_UDMACH5BSEL 0x0000052C
// Output Selection for DMA Channel 6 SREQ
#define EVENT_O_UDMACH6SSEL 0x00000530
// Output Selection for DMA Channel 6 REQ
#define EVENT_O_UDMACH6BSEL 0x00000534
// Output Selection for DMA Channel 7 SREQ
#define EVENT_O_UDMACH7SSEL 0x00000538
// Output Selection for DMA Channel 7 REQ
#define EVENT_O_UDMACH7BSEL 0x0000053C
// Output Selection for DMA Channel 8 SREQ
#define EVENT_O_UDMACH8SSEL 0x00000540
// Output Selection for DMA Channel 8 REQ
#define EVENT_O_UDMACH8BSEL 0x00000544
// Output Selection for DMA Channel 9 SREQ
#define EVENT_O_UDMACH9SSEL 0x00000548
// Output Selection for DMA Channel 9 REQ
#define EVENT_O_UDMACH9BSEL 0x0000054C
// Output Selection for DMA Channel 10 SREQ
#define EVENT_O_UDMACH10SSEL 0x00000550
// Output Selection for DMA Channel 10 REQ
#define EVENT_O_UDMACH10BSEL 0x00000554
// Output Selection for DMA Channel 11 SREQ
#define EVENT_O_UDMACH11SSEL 0x00000558
// Output Selection for DMA Channel 11 REQ
#define EVENT_O_UDMACH11BSEL 0x0000055C
// Output Selection for DMA Channel 12 SREQ
#define EVENT_O_UDMACH12SSEL 0x00000560
// Output Selection for DMA Channel 12 REQ
#define EVENT_O_UDMACH12BSEL 0x00000564
// Output Selection for DMA Channel 13 REQ
#define EVENT_O_UDMACH13BSEL 0x0000056C
// Output Selection for DMA Channel 14 REQ
#define EVENT_O_UDMACH14BSEL 0x00000574
// Output Selection for DMA Channel 15 REQ
#define EVENT_O_UDMACH15BSEL 0x0000057C
// Output Selection for DMA Channel 16 SREQ
#define EVENT_O_UDMACH16SSEL 0x00000580
// Output Selection for DMA Channel 16 REQ
#define EVENT_O_UDMACH16BSEL 0x00000584
// Output Selection for DMA Channel 17 SREQ
#define EVENT_O_UDMACH17SSEL 0x00000588
// Output Selection for DMA Channel 17 REQ
#define EVENT_O_UDMACH17BSEL 0x0000058C
// Output Selection for DMA Channel 21 SREQ
#define EVENT_O_UDMACH21SSEL 0x000005A8
// Output Selection for DMA Channel 21 REQ
#define EVENT_O_UDMACH21BSEL 0x000005AC
// Output Selection for DMA Channel 22 SREQ
#define EVENT_O_UDMACH22SSEL 0x000005B0
// Output Selection for DMA Channel 22 REQ
#define EVENT_O_UDMACH22BSEL 0x000005B4
// Output Selection for DMA Channel 23 SREQ
#define EVENT_O_UDMACH23SSEL 0x000005B8
// Output Selection for DMA Channel 23 REQ
#define EVENT_O_UDMACH23BSEL 0x000005BC
// Output Selection for DMA Channel 24 SREQ
#define EVENT_O_UDMACH24SSEL 0x000005C0
// Output Selection for DMA Channel 24 REQ
#define EVENT_O_UDMACH24BSEL 0x000005C4
// Output Selection for GPT3 0
#define EVENT_O_GPT3ACAPTSEL 0x00000600
// Output Selection for GPT3 1
#define EVENT_O_GPT3BCAPTSEL 0x00000604
// Output Selection for AUX Subscriber 0
#define EVENT_O_AUXSEL0 0x00000700
// Output Selection for NMI Subscriber 0
#define EVENT_O_CM3NMISEL0 0x00000800
// Output Selection for I2S Subscriber 0
#define EVENT_O_I2SSTMPSEL0 0x00000900
// Output Selection for FRZ Subscriber
#define EVENT_O_FRZSEL0 0x00000A00
// Set or Clear Software Events
#define EVENT_O_SWEV 0x00000F00
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL0
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AON_GPIO_EDGE Edge detect event from IOC. Configureded by the
// IOC:IOCFGn.EDGE_IRQ_EN and IOC:IOCFGn.EDGE_DET
// settings
#define EVENT_CPUIRQSEL0_EV_W 7
#define EVENT_CPUIRQSEL0_EV_M 0x0000007F
#define EVENT_CPUIRQSEL0_EV_S 0
#define EVENT_CPUIRQSEL0_EV_AON_GPIO_EDGE 0x00000004
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL1
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// I2C_IRQ Interrupt event from I2C
#define EVENT_CPUIRQSEL1_EV_W 7
#define EVENT_CPUIRQSEL1_EV_M 0x0000007F
#define EVENT_CPUIRQSEL1_EV_S 0
#define EVENT_CPUIRQSEL1_EV_I2C_IRQ 0x00000009
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL2
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// RFC_CPE_1 Combined Interrupt for CPE Generated events.
// Corresponding flags are here
// RFC_DBELL:RFCPEIFG. Only interrupts selected
// with CPE1 in RFC_DBELL:RFCPEIFG can trigger a
// RFC_CPE_1 event
#define EVENT_CPUIRQSEL2_EV_W 7
#define EVENT_CPUIRQSEL2_EV_M 0x0000007F
#define EVENT_CPUIRQSEL2_EV_S 0
#define EVENT_CPUIRQSEL2_EV_RFC_CPE_1 0x0000001E
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL3
//
//*****************************************************************************
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL4
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AON_RTC_COMB Event from AON_RTC, controlled by the
// AON_RTC:CTL.COMB_EV_MASK setting
#define EVENT_CPUIRQSEL4_EV_W 7
#define EVENT_CPUIRQSEL4_EV_M 0x0000007F
#define EVENT_CPUIRQSEL4_EV_S 0
#define EVENT_CPUIRQSEL4_EV_AON_RTC_COMB 0x00000007
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL5
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// UART0_COMB UART0 combined interrupt, interrupt flags are
// found here UART0:MIS
#define EVENT_CPUIRQSEL5_EV_W 7
#define EVENT_CPUIRQSEL5_EV_M 0x0000007F
#define EVENT_CPUIRQSEL5_EV_S 0
#define EVENT_CPUIRQSEL5_EV_UART0_COMB 0x00000024
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL6
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AUX_SWEV0 AUX software event 0, triggered by
// AUX_EVCTL:SWEVSET.SWEV0, also available as
// AUX_EVENT0 AON wake up event.
// MCU domain wakeup control
// AON_EVENT:MCUWUSEL
// AUX domain wakeup control
// AON_EVENT:AUXWUSEL
#define EVENT_CPUIRQSEL6_EV_W 7
#define EVENT_CPUIRQSEL6_EV_M 0x0000007F
#define EVENT_CPUIRQSEL6_EV_S 0
#define EVENT_CPUIRQSEL6_EV_AUX_SWEV0 0x0000001C
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL7
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// SSI0_COMB SSI0 combined interrupt, interrupt flags are found
// here SSI0:MIS
#define EVENT_CPUIRQSEL7_EV_W 7
#define EVENT_CPUIRQSEL7_EV_M 0x0000007F
#define EVENT_CPUIRQSEL7_EV_S 0
#define EVENT_CPUIRQSEL7_EV_SSI0_COMB 0x00000022
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL8
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// SSI1_COMB SSI1 combined interrupt, interrupt flags are found
// here SSI1:MIS
#define EVENT_CPUIRQSEL8_EV_W 7
#define EVENT_CPUIRQSEL8_EV_M 0x0000007F
#define EVENT_CPUIRQSEL8_EV_S 0
#define EVENT_CPUIRQSEL8_EV_SSI1_COMB 0x00000023
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL9
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// RFC_CPE_0 Combined Interrupt for CPE Generated events.
// Corresponding flags are here
// RFC_DBELL:RFCPEIFG. Only interrupts selected
// with CPE0 in RFC_DBELL:RFCPEIFG can trigger a
// RFC_CPE_0 event
#define EVENT_CPUIRQSEL9_EV_W 7
#define EVENT_CPUIRQSEL9_EV_M 0x0000007F
#define EVENT_CPUIRQSEL9_EV_S 0
#define EVENT_CPUIRQSEL9_EV_RFC_CPE_0 0x0000001B
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL10
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// RFC_HW_COMB Combined RFC hardware interrupt, corresponding
// flag is here RFC_DBELL:RFHWIFG
#define EVENT_CPUIRQSEL10_EV_W 7
#define EVENT_CPUIRQSEL10_EV_M 0x0000007F
#define EVENT_CPUIRQSEL10_EV_S 0
#define EVENT_CPUIRQSEL10_EV_RFC_HW_COMB 0x0000001A
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL11
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// RFC_CMD_ACK RFC Doorbell Command Acknowledgement Interrupt,
// equvialent to RFC_DBELL:RFACKIFG.ACKFLAG
#define EVENT_CPUIRQSEL11_EV_W 7
#define EVENT_CPUIRQSEL11_EV_M 0x0000007F
#define EVENT_CPUIRQSEL11_EV_S 0
#define EVENT_CPUIRQSEL11_EV_RFC_CMD_ACK 0x00000019
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL12
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// I2S_IRQ Interrupt event from I2S
#define EVENT_CPUIRQSEL12_EV_W 7
#define EVENT_CPUIRQSEL12_EV_M 0x0000007F
#define EVENT_CPUIRQSEL12_EV_S 0
#define EVENT_CPUIRQSEL12_EV_I2S_IRQ 0x00000008
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL13
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AUX_SWEV1 AUX software event 1, triggered by
// AUX_EVCTL:SWEVSET.SWEV1, also available as
// AUX_EVENT2 AON wake up event.
// MCU domain wakeup control
// AON_EVENT:MCUWUSEL
// AUX domain wakeup control
// AON_EVENT:AUXWUSEL
#define EVENT_CPUIRQSEL13_EV_W 7
#define EVENT_CPUIRQSEL13_EV_M 0x0000007F
#define EVENT_CPUIRQSEL13_EV_S 0
#define EVENT_CPUIRQSEL13_EV_AUX_SWEV1 0x0000001D
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL14
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// WDT_IRQ Watchdog interrupt event, controlled by
// WDT:CTL.INTEN
#define EVENT_CPUIRQSEL14_EV_W 7
#define EVENT_CPUIRQSEL14_EV_M 0x0000007F
#define EVENT_CPUIRQSEL14_EV_S 0
#define EVENT_CPUIRQSEL14_EV_WDT_IRQ 0x00000018
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL15
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT0A GPT0A interrupt event, controlled by GPT0:TAMR
#define EVENT_CPUIRQSEL15_EV_W 7
#define EVENT_CPUIRQSEL15_EV_M 0x0000007F
#define EVENT_CPUIRQSEL15_EV_S 0
#define EVENT_CPUIRQSEL15_EV_GPT0A 0x00000010
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL16
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT0B GPT0B interrupt event, controlled by GPT0:TBMR
#define EVENT_CPUIRQSEL16_EV_W 7
#define EVENT_CPUIRQSEL16_EV_M 0x0000007F
#define EVENT_CPUIRQSEL16_EV_S 0
#define EVENT_CPUIRQSEL16_EV_GPT0B 0x00000011
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL17
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT1A GPT1A interrupt event, controlled by GPT1:TAMR
#define EVENT_CPUIRQSEL17_EV_W 7
#define EVENT_CPUIRQSEL17_EV_M 0x0000007F
#define EVENT_CPUIRQSEL17_EV_S 0
#define EVENT_CPUIRQSEL17_EV_GPT1A 0x00000012
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL18
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT1B GPT1B interrupt event, controlled by GPT1:TBMR
#define EVENT_CPUIRQSEL18_EV_W 7
#define EVENT_CPUIRQSEL18_EV_M 0x0000007F
#define EVENT_CPUIRQSEL18_EV_S 0
#define EVENT_CPUIRQSEL18_EV_GPT1B 0x00000013
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL19
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT2A GPT2A interrupt event, controlled by GPT2:TAMR
#define EVENT_CPUIRQSEL19_EV_W 7
#define EVENT_CPUIRQSEL19_EV_M 0x0000007F
#define EVENT_CPUIRQSEL19_EV_S 0
#define EVENT_CPUIRQSEL19_EV_GPT2A 0x0000000C
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL20
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT2B GPT2B interrupt event, controlled by GPT2:TBMR
#define EVENT_CPUIRQSEL20_EV_W 7
#define EVENT_CPUIRQSEL20_EV_M 0x0000007F
#define EVENT_CPUIRQSEL20_EV_S 0
#define EVENT_CPUIRQSEL20_EV_GPT2B 0x0000000D
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL21
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT3A GPT3A interrupt event, controlled by GPT3:TAMR
#define EVENT_CPUIRQSEL21_EV_W 7
#define EVENT_CPUIRQSEL21_EV_M 0x0000007F
#define EVENT_CPUIRQSEL21_EV_S 0
#define EVENT_CPUIRQSEL21_EV_GPT3A 0x0000000E
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL22
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT3B GPT3B interrupt event, controlled by GPT3:TBMR
#define EVENT_CPUIRQSEL22_EV_W 7
#define EVENT_CPUIRQSEL22_EV_M 0x0000007F
#define EVENT_CPUIRQSEL22_EV_S 0
#define EVENT_CPUIRQSEL22_EV_GPT3B 0x0000000F
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL23
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// CRYPTO_RESULT_AVAIL_IRQ CRYPTO result available interupt event, the
// corresponding flag is found here
// CRYPTO:IRQSTAT.RESULT_AVAIL. Controlled by
// CRYPTO:IRQSTAT.RESULT_AVAIL
#define EVENT_CPUIRQSEL23_EV_W 7
#define EVENT_CPUIRQSEL23_EV_M 0x0000007F
#define EVENT_CPUIRQSEL23_EV_S 0
#define EVENT_CPUIRQSEL23_EV_CRYPTO_RESULT_AVAIL_IRQ 0x0000005D
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL24
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// DMA_DONE_COMB Combined DMA done, corresponding flags are here
// UDMA0:REQDONE
#define EVENT_CPUIRQSEL24_EV_W 7
#define EVENT_CPUIRQSEL24_EV_M 0x0000007F
#define EVENT_CPUIRQSEL24_EV_S 0
#define EVENT_CPUIRQSEL24_EV_DMA_DONE_COMB 0x00000027
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL25
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// DMA_ERR DMA bus error, corresponds to UDMA0:ERROR.STATUS
#define EVENT_CPUIRQSEL25_EV_W 7
#define EVENT_CPUIRQSEL25_EV_M 0x0000007F
#define EVENT_CPUIRQSEL25_EV_S 0
#define EVENT_CPUIRQSEL25_EV_DMA_ERR 0x00000026
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL26
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// FLASH FLASH controller error event, the status flags
// are FLASH:FEDACSTAT.FSM_DONE and
// FLASH:FEDACSTAT.RVF_INT
#define EVENT_CPUIRQSEL26_EV_W 7
#define EVENT_CPUIRQSEL26_EV_M 0x0000007F
#define EVENT_CPUIRQSEL26_EV_S 0
#define EVENT_CPUIRQSEL26_EV_FLASH 0x00000015
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL27
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// SWEV0 Software event 0, triggered by SWEV.SWEV0
#define EVENT_CPUIRQSEL27_EV_W 7
#define EVENT_CPUIRQSEL27_EV_M 0x0000007F
#define EVENT_CPUIRQSEL27_EV_S 0
#define EVENT_CPUIRQSEL27_EV_SWEV0 0x00000064
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL28
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AUX_COMB AUX combined event, the corresponding flag
// register is here AUX_EVCTL:EVTOMCUFLAGS
#define EVENT_CPUIRQSEL28_EV_W 7
#define EVENT_CPUIRQSEL28_EV_M 0x0000007F
#define EVENT_CPUIRQSEL28_EV_S 0
#define EVENT_CPUIRQSEL28_EV_AUX_COMB 0x0000000B
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL29
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AON_PROG0 AON programmable event 0. Event selected by
// AON_EVENT MCU event selector,
// AON_EVENT:EVTOMCUSEL.AON_PROG0_EV
#define EVENT_CPUIRQSEL29_EV_W 7
#define EVENT_CPUIRQSEL29_EV_M 0x0000007F
#define EVENT_CPUIRQSEL29_EV_S 0
#define EVENT_CPUIRQSEL29_EV_AON_PROG0 0x00000001
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL30
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read/write selection value
//
// Writing any other value than values defined by a ENUM may result in
// undefined behavior.
// ENUMs:
// ALWAYS_ACTIVE Always asserted
// AON_RTC_UPD RTC periodic event controlled by
// AON_RTC:CTL.RTC_UPD_EN
// AUX_OBSMUX0 Loopback of OBSMUX0 through AUX, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.OBSMUX0
// AUX_ADC_FIFO_ALMOST_FULL AUX ADC FIFO watermark event, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.ADC_FIFO_ALMOST_FULL
// AUX_ADC_DONE AUX ADC done, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.ADC_DONE
// AUX_SMPH_AUTOTAKE_DONE Autotake event from AUX semaphore, configured by
// AUX_SMPH:AUTOTAKE
// AUX_TIMER1_EV AUX timer 1 event, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.TIMER1_EV
// AUX_TIMER0_EV AUX timer 0 event, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.TIMER0_EV
// AUX_TDC_DONE AUX TDC measurement done event, corresponds to the
// flag AUX_EVCTL:EVTOMCUFLAGS.TDC_DONE and the
// AUX_TDC status AUX_TDC:STAT.DONE
// AUX_COMPB AUX Compare B event, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.AUX_COMPB
// AUX_AON_WU_EV AON wakeup event, corresponds flags are here
// AUX_EVCTL:EVTOMCUFLAGS.AON_WU_EV
// CRYPTO_DMA_DONE_IRQ CRYPTO DMA input done event, the correspondingg
// flag is CRYPTO:IRQSTAT.DMA_IN_DONE. Controlled
// by CRYPTO:IRQEN.DMA_IN_DONE
// DMA_CH18_DONE DMA done for software tiggered UDMA channel 18,
// see UDMA0:SOFTREQ
// DMA_CH0_DONE DMA done for software tiggered UDMA channel 0, see
// UDMA0:SOFTREQ
// AON_AUX_SWEV0 AUX Software event 0, AUX_EVCTL:SWEVSET.SWEV0
// I2S_IRQ Interrupt event from I2S
// AON_PROG2 AON programmable event 2. Event selected by
// AON_EVENT MCU event selector,
// AON_EVENT:EVTOMCUSEL.AON_PROG2_EV
// AON_PROG1 AON programmable event 1. Event selected by
// AON_EVENT MCU event selector,
// AON_EVENT:EVTOMCUSEL.AON_PROG1_EV
// NONE Always inactive
#define EVENT_CPUIRQSEL30_EV_W 7
#define EVENT_CPUIRQSEL30_EV_M 0x0000007F
#define EVENT_CPUIRQSEL30_EV_S 0
#define EVENT_CPUIRQSEL30_EV_ALWAYS_ACTIVE 0x00000079
#define EVENT_CPUIRQSEL30_EV_AON_RTC_UPD 0x00000077
#define EVENT_CPUIRQSEL30_EV_AUX_OBSMUX0 0x00000072
#define EVENT_CPUIRQSEL30_EV_AUX_ADC_FIFO_ALMOST_FULL 0x00000071
#define EVENT_CPUIRQSEL30_EV_AUX_ADC_DONE 0x00000070
#define EVENT_CPUIRQSEL30_EV_AUX_SMPH_AUTOTAKE_DONE 0x0000006F
#define EVENT_CPUIRQSEL30_EV_AUX_TIMER1_EV 0x0000006E
#define EVENT_CPUIRQSEL30_EV_AUX_TIMER0_EV 0x0000006D
#define EVENT_CPUIRQSEL30_EV_AUX_TDC_DONE 0x0000006C
#define EVENT_CPUIRQSEL30_EV_AUX_COMPB 0x0000006B
#define EVENT_CPUIRQSEL30_EV_AUX_AON_WU_EV 0x00000069
#define EVENT_CPUIRQSEL30_EV_CRYPTO_DMA_DONE_IRQ 0x0000005E
#define EVENT_CPUIRQSEL30_EV_DMA_CH18_DONE 0x00000016
#define EVENT_CPUIRQSEL30_EV_DMA_CH0_DONE 0x00000014
#define EVENT_CPUIRQSEL30_EV_AON_AUX_SWEV0 0x0000000A
#define EVENT_CPUIRQSEL30_EV_I2S_IRQ 0x00000008
#define EVENT_CPUIRQSEL30_EV_AON_PROG2 0x00000003
#define EVENT_CPUIRQSEL30_EV_AON_PROG1 0x00000002
#define EVENT_CPUIRQSEL30_EV_NONE 0x00000000
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL31
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AUX_COMPA AUX Compare A event, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.AUX_COMPA
#define EVENT_CPUIRQSEL31_EV_W 7
#define EVENT_CPUIRQSEL31_EV_M 0x0000007F
#define EVENT_CPUIRQSEL31_EV_S 0
#define EVENT_CPUIRQSEL31_EV_AUX_COMPA 0x0000006A
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL32
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// AUX_ADC_IRQ AUX ADC interrupt event, corresponds to
// AUX_EVCTL:EVTOMCUFLAGS.ADC_IRQ. Status flags
// are found here AUX_EVCTL:EVTOMCUFLAGS
#define EVENT_CPUIRQSEL32_EV_W 7
#define EVENT_CPUIRQSEL32_EV_M 0x0000007F
#define EVENT_CPUIRQSEL32_EV_S 0
#define EVENT_CPUIRQSEL32_EV_AUX_ADC_IRQ 0x00000073
//*****************************************************************************
//
// Register: EVENT_O_CPUIRQSEL33
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// TRNG_IRQ TRNG Interrupt event, controlled by TRNG:IRQEN.EN
#define EVENT_CPUIRQSEL33_EV_W 7
#define EVENT_CPUIRQSEL33_EV_M 0x0000007F
#define EVENT_CPUIRQSEL33_EV_S 0
#define EVENT_CPUIRQSEL33_EV_TRNG_IRQ 0x00000068
//*****************************************************************************
//
// Register: EVENT_O_RFCSEL0
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT0A_CMP GPT0A compare event. Configured by GPT0:TAMR.TCACT
#define EVENT_RFCSEL0_EV_W 7
#define EVENT_RFCSEL0_EV_M 0x0000007F
#define EVENT_RFCSEL0_EV_S 0
#define EVENT_RFCSEL0_EV_GPT0A_CMP 0x0000003D
//*****************************************************************************
//
// Register: EVENT_O_RFCSEL1
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT0B_CMP GPT0B compare event. Configured by GPT0:TBMR.TCACT
#define EVENT_RFCSEL1_EV_W 7
#define EVENT_RFCSEL1_EV_M 0x0000007F
#define EVENT_RFCSEL1_EV_S 0
#define EVENT_RFCSEL1_EV_GPT0B_CMP 0x0000003E
//*****************************************************************************
//
// Register: EVENT_O_RFCSEL2
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT1A_CMP GPT1A compare event. Configured by GPT1:TAMR.TCACT
#define EVENT_RFCSEL2_EV_W 7
#define EVENT_RFCSEL2_EV_M 0x0000007F
#define EVENT_RFCSEL2_EV_S 0
#define EVENT_RFCSEL2_EV_GPT1A_CMP 0x0000003F
//*****************************************************************************
//
// Register: EVENT_O_RFCSEL3
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value
// ENUMs:
// GPT1B_CMP GPT1B compare event. Configured by GPT1:TBMR.TCACT
#define EVENT_RFCSEL3_EV_W 7
#define EVENT_RFCSEL3_EV_M 0x0000007F
#define EVENT_RFCSEL3_EV_S 0
#define EVENT_RFCSEL3_EV_GPT1B_CMP 0x00000040
//*****************************************************************************
//
// Register: EVENT_O_RFCSEL4
//
//*****************************************************************************
// Field: [6:0] EV
//
// Read only selection value