-
Notifications
You must be signed in to change notification settings - Fork 2
/
Copy pathhw_ddi_0_osc.h
1071 lines (947 loc) · 48 KB
/
hw_ddi_0_osc.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/******************************************************************************
* Filename: hw_ddi_0_osc_h
* Revised: 2017-01-31 09:37:48 +0100 (Tue, 31 Jan 2017)
* Revision: 48345
*
* Copyright (c) 2015 - 2017, Texas Instruments Incorporated
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1) Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2) Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* 3) Neither the name of the ORGANIZATION nor the names of its contributors may
* be used to endorse or promote products derived from this software without
* specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*
******************************************************************************/
#ifndef __HW_DDI_0_OSC_H__
#define __HW_DDI_0_OSC_H__
//*****************************************************************************
//
// This section defines the register offsets of
// DDI_0_OSC component
//
//*****************************************************************************
// Control 0
#define DDI_0_OSC_O_CTL0 0x00000000
// Control 1
#define DDI_0_OSC_O_CTL1 0x00000004
// RADC External Configuration
#define DDI_0_OSC_O_RADCEXTCFG 0x00000008
// Amplitude Compensation Control
#define DDI_0_OSC_O_AMPCOMPCTL 0x0000000C
// Amplitude Compensation Threshold 1
#define DDI_0_OSC_O_AMPCOMPTH1 0x00000010
// Amplitude Compensation Threshold 2
#define DDI_0_OSC_O_AMPCOMPTH2 0x00000014
// Analog Bypass Values 1
#define DDI_0_OSC_O_ANABYPASSVAL1 0x00000018
// Internal
#define DDI_0_OSC_O_ANABYPASSVAL2 0x0000001C
// Analog Test Control
#define DDI_0_OSC_O_ATESTCTL 0x00000020
// ADC Doubler Nanoamp Control
#define DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL 0x00000024
// XOSCHF Control
#define DDI_0_OSC_O_XOSCHFCTL 0x00000028
// Low Frequency Oscillator Control
#define DDI_0_OSC_O_LFOSCCTL 0x0000002C
// RCOSCHF Control
#define DDI_0_OSC_O_RCOSCHFCTL 0x00000030
// Status 0
#define DDI_0_OSC_O_STAT0 0x00000034
// Status 1
#define DDI_0_OSC_O_STAT1 0x00000038
// Status 2
#define DDI_0_OSC_O_STAT2 0x0000003C
//*****************************************************************************
//
// Register: DDI_0_OSC_O_CTL0
//
//*****************************************************************************
// Field: [31] XTAL_IS_24M
//
// Set based on the accurate high frequency XTAL.
// ENUMs:
// 24M Internal. Only to be used through TI provided API.
// 48M Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_XTAL_IS_24M 0x80000000
#define DDI_0_OSC_CTL0_XTAL_IS_24M_M 0x80000000
#define DDI_0_OSC_CTL0_XTAL_IS_24M_S 31
#define DDI_0_OSC_CTL0_XTAL_IS_24M_24M 0x80000000
#define DDI_0_OSC_CTL0_XTAL_IS_24M_48M 0x00000000
// Field: [29] BYPASS_XOSC_LF_CLK_QUAL
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_BYPASS_XOSC_LF_CLK_QUAL 0x20000000
#define DDI_0_OSC_CTL0_BYPASS_XOSC_LF_CLK_QUAL_M 0x20000000
#define DDI_0_OSC_CTL0_BYPASS_XOSC_LF_CLK_QUAL_S 29
// Field: [28] BYPASS_RCOSC_LF_CLK_QUAL
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_BYPASS_RCOSC_LF_CLK_QUAL 0x10000000
#define DDI_0_OSC_CTL0_BYPASS_RCOSC_LF_CLK_QUAL_M 0x10000000
#define DDI_0_OSC_CTL0_BYPASS_RCOSC_LF_CLK_QUAL_S 28
// Field: [27:26] DOUBLER_START_DURATION
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_DOUBLER_START_DURATION_W 2
#define DDI_0_OSC_CTL0_DOUBLER_START_DURATION_M 0x0C000000
#define DDI_0_OSC_CTL0_DOUBLER_START_DURATION_S 26
// Field: [25] DOUBLER_RESET_DURATION
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_DOUBLER_RESET_DURATION 0x02000000
#define DDI_0_OSC_CTL0_DOUBLER_RESET_DURATION_M 0x02000000
#define DDI_0_OSC_CTL0_DOUBLER_RESET_DURATION_S 25
// Field: [22] FORCE_KICKSTART_EN
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_FORCE_KICKSTART_EN 0x00400000
#define DDI_0_OSC_CTL0_FORCE_KICKSTART_EN_M 0x00400000
#define DDI_0_OSC_CTL0_FORCE_KICKSTART_EN_S 22
// Field: [16] ALLOW_SCLK_HF_SWITCHING
//
// 0: Default - Switching of HF clock source is disabled .
// 1: Allows switching of sclk_hf source.
//
// Provided to prevent switching of the SCLK_HF source when running from flash
// (a long period during switching could corrupt flash). When sclk_hf
// switching is disabled, a new source can be started when SCLK_HF_SRC_SEL is
// changed, but the switch will not occur until this bit is set. This bit
// should be set to enable clock switching after STAT0.PENDINGSCLKHFSWITCHING
// indicates the new HF clock is ready. When switching completes (also
// indicated by STAT0.PENDINGSCLKHFSWITCHING) sclk_hf switching should be
// disabled to prevent flash corruption. Switching should not be enabled when
// running from flash.
#define DDI_0_OSC_CTL0_ALLOW_SCLK_HF_SWITCHING 0x00010000
#define DDI_0_OSC_CTL0_ALLOW_SCLK_HF_SWITCHING_M 0x00010000
#define DDI_0_OSC_CTL0_ALLOW_SCLK_HF_SWITCHING_S 16
// Field: [14] HPOSC_MODE_EN
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_HPOSC_MODE_EN 0x00004000
#define DDI_0_OSC_CTL0_HPOSC_MODE_EN_M 0x00004000
#define DDI_0_OSC_CTL0_HPOSC_MODE_EN_S 14
// Field: [12] RCOSC_LF_TRIMMED
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_RCOSC_LF_TRIMMED 0x00001000
#define DDI_0_OSC_CTL0_RCOSC_LF_TRIMMED_M 0x00001000
#define DDI_0_OSC_CTL0_RCOSC_LF_TRIMMED_S 12
// Field: [11] XOSC_HF_POWER_MODE
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_XOSC_HF_POWER_MODE 0x00000800
#define DDI_0_OSC_CTL0_XOSC_HF_POWER_MODE_M 0x00000800
#define DDI_0_OSC_CTL0_XOSC_HF_POWER_MODE_S 11
// Field: [10] XOSC_LF_DIG_BYPASS
//
// Bypass XOSC_LF and use the digital input clock from AON for the xosc_lf
// clock.
//
// 0: Use 32kHz XOSC as xosc_lf clock source
// 1: Use digital input (from AON) as xosc_lf clock source.
//
// This bit will only have effect when SCLK_LF_SRC_SEL is selecting the xosc_lf
// as the sclk_lf source. The muxing performed by this bit is not glitch free.
// The following procedure must be followed when changing this field to avoid
// glitches on sclk_lf.
//
// 1) Set SCLK_LF_SRC_SEL to select any source other than the xosc_lf clock
// source.
// 2) Set or clear this bit to bypass or not bypass the xosc_lf.
// 3) Set SCLK_LF_SRC_SEL to use xosc_lf.
//
// It is recommended that either the rcosc_hf or xosc_hf (whichever is
// currently active) be selected as the source in step 1 above. This provides a
// faster clock change.
#define DDI_0_OSC_CTL0_XOSC_LF_DIG_BYPASS 0x00000400
#define DDI_0_OSC_CTL0_XOSC_LF_DIG_BYPASS_M 0x00000400
#define DDI_0_OSC_CTL0_XOSC_LF_DIG_BYPASS_S 10
// Field: [9] CLK_LOSS_EN
//
// Enable clock loss detection and hence the indicators to system controller.
// Checks both SCLK_HF and SCLK_LF clock loss indicators.
//
// 0: Disable
// 1: Enable
//
// Clock loss detection must be disabled when changing the sclk_lf source.
// STAT0.SCLK_LF_SRC can be polled to determine when a change to a new sclk_lf
// source has completed.
#define DDI_0_OSC_CTL0_CLK_LOSS_EN 0x00000200
#define DDI_0_OSC_CTL0_CLK_LOSS_EN_M 0x00000200
#define DDI_0_OSC_CTL0_CLK_LOSS_EN_S 9
// Field: [8:7] ACLK_TDC_SRC_SEL
//
// Source select for aclk_tdc.
//
// 00: RCOSC_HF (48MHz)
// 01: RCOSC_HF (24MHz)
// 10: XOSC_HF (24MHz)
// 11: Not used
#define DDI_0_OSC_CTL0_ACLK_TDC_SRC_SEL_W 2
#define DDI_0_OSC_CTL0_ACLK_TDC_SRC_SEL_M 0x00000180
#define DDI_0_OSC_CTL0_ACLK_TDC_SRC_SEL_S 7
// Field: [6:5] ACLK_REF_SRC_SEL
//
// Source select for aclk_ref
//
// 00: RCOSC_HF derived (31.25kHz)
// 01: XOSC_HF derived (31.25kHz)
// 10: RCOSC_LF (32kHz)
// 11: XOSC_LF (32.768kHz)
#define DDI_0_OSC_CTL0_ACLK_REF_SRC_SEL_W 2
#define DDI_0_OSC_CTL0_ACLK_REF_SRC_SEL_M 0x00000060
#define DDI_0_OSC_CTL0_ACLK_REF_SRC_SEL_S 5
// Field: [3:2] SCLK_LF_SRC_SEL
//
// Source select for sclk_lf
// ENUMs:
// XOSCLF Low frequency XOSC
// RCOSCLF Low frequency RCOSC
// XOSCHFDLF Low frequency clock derived from High Frequency
// XOSC
// RCOSCHFDLF Low frequency clock derived from High Frequency
// RCOSC
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_W 2
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_M 0x0000000C
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_S 2
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_XOSCLF 0x0000000C
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_RCOSCLF 0x00000008
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_XOSCHFDLF 0x00000004
#define DDI_0_OSC_CTL0_SCLK_LF_SRC_SEL_RCOSCHFDLF 0x00000000
// Field: [1] SCLK_MF_SRC_SEL
//
// Internal. Only to be used through TI provided API.
// ENUMs:
// XCOSCHFDMF Medium frequency clock derived from high frequency
// XOSC.
// RCOSCHFDMF Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL0_SCLK_MF_SRC_SEL 0x00000002
#define DDI_0_OSC_CTL0_SCLK_MF_SRC_SEL_M 0x00000002
#define DDI_0_OSC_CTL0_SCLK_MF_SRC_SEL_S 1
#define DDI_0_OSC_CTL0_SCLK_MF_SRC_SEL_XCOSCHFDMF 0x00000002
#define DDI_0_OSC_CTL0_SCLK_MF_SRC_SEL_RCOSCHFDMF 0x00000000
// Field: [0] SCLK_HF_SRC_SEL
//
// Source select for sclk_hf. XOSC option is supported for test and debug only
// and should be used when the XOSC_HF is running.
// ENUMs:
// XOSC High frequency XOSC clk
// RCOSC High frequency RCOSC clock
#define DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL 0x00000001
#define DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL_M 0x00000001
#define DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL_S 0
#define DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL_XOSC 0x00000001
#define DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL_RCOSC 0x00000000
//*****************************************************************************
//
// Register: DDI_0_OSC_O_CTL1
//
//*****************************************************************************
// Field: [22:18] RCOSCHFCTRIMFRACT
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL1_RCOSCHFCTRIMFRACT_W 5
#define DDI_0_OSC_CTL1_RCOSCHFCTRIMFRACT_M 0x007C0000
#define DDI_0_OSC_CTL1_RCOSCHFCTRIMFRACT_S 18
// Field: [17] RCOSCHFCTRIMFRACT_EN
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL1_RCOSCHFCTRIMFRACT_EN 0x00020000
#define DDI_0_OSC_CTL1_RCOSCHFCTRIMFRACT_EN_M 0x00020000
#define DDI_0_OSC_CTL1_RCOSCHFCTRIMFRACT_EN_S 17
// Field: [1:0] XOSC_HF_FAST_START
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_CTL1_XOSC_HF_FAST_START_W 2
#define DDI_0_OSC_CTL1_XOSC_HF_FAST_START_M 0x00000003
#define DDI_0_OSC_CTL1_XOSC_HF_FAST_START_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_RADCEXTCFG
//
//*****************************************************************************
// Field: [31:22] HPM_IBIAS_WAIT_CNT
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_RADCEXTCFG_HPM_IBIAS_WAIT_CNT_W 10
#define DDI_0_OSC_RADCEXTCFG_HPM_IBIAS_WAIT_CNT_M 0xFFC00000
#define DDI_0_OSC_RADCEXTCFG_HPM_IBIAS_WAIT_CNT_S 22
// Field: [21:16] LPM_IBIAS_WAIT_CNT
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_RADCEXTCFG_LPM_IBIAS_WAIT_CNT_W 6
#define DDI_0_OSC_RADCEXTCFG_LPM_IBIAS_WAIT_CNT_M 0x003F0000
#define DDI_0_OSC_RADCEXTCFG_LPM_IBIAS_WAIT_CNT_S 16
// Field: [15:12] IDAC_STEP
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_RADCEXTCFG_IDAC_STEP_W 4
#define DDI_0_OSC_RADCEXTCFG_IDAC_STEP_M 0x0000F000
#define DDI_0_OSC_RADCEXTCFG_IDAC_STEP_S 12
// Field: [11:6] RADC_DAC_TH
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_RADCEXTCFG_RADC_DAC_TH_W 6
#define DDI_0_OSC_RADCEXTCFG_RADC_DAC_TH_M 0x00000FC0
#define DDI_0_OSC_RADCEXTCFG_RADC_DAC_TH_S 6
// Field: [5] RADC_MODE_IS_SAR
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_RADCEXTCFG_RADC_MODE_IS_SAR 0x00000020
#define DDI_0_OSC_RADCEXTCFG_RADC_MODE_IS_SAR_M 0x00000020
#define DDI_0_OSC_RADCEXTCFG_RADC_MODE_IS_SAR_S 5
//*****************************************************************************
//
// Register: DDI_0_OSC_O_AMPCOMPCTL
//
//*****************************************************************************
// Field: [30] AMPCOMP_REQ_MODE
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_REQ_MODE 0x40000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_REQ_MODE_M 0x40000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_REQ_MODE_S 30
// Field: [29:28] AMPCOMP_FSM_UPDATE_RATE
//
// Internal. Only to be used through TI provided API.
// ENUMs:
// 250KHZ Internal. Only to be used through TI provided API.
// 500KHZ Internal. Only to be used through TI provided API.
// 1MHZ Internal. Only to be used through TI provided API.
// 2MHZ Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_W 2
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_M 0x30000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_S 28
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_250KHZ 0x30000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_500KHZ 0x20000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_1MHZ 0x10000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_FSM_UPDATE_RATE_2MHZ 0x00000000
// Field: [27] AMPCOMP_SW_CTRL
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_SW_CTRL 0x08000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_SW_CTRL_M 0x08000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_SW_CTRL_S 27
// Field: [26] AMPCOMP_SW_EN
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_SW_EN 0x04000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_SW_EN_M 0x04000000
#define DDI_0_OSC_AMPCOMPCTL_AMPCOMP_SW_EN_S 26
// Field: [23:20] IBIAS_OFFSET
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_IBIAS_OFFSET_W 4
#define DDI_0_OSC_AMPCOMPCTL_IBIAS_OFFSET_M 0x00F00000
#define DDI_0_OSC_AMPCOMPCTL_IBIAS_OFFSET_S 20
// Field: [19:16] IBIAS_INIT
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_IBIAS_INIT_W 4
#define DDI_0_OSC_AMPCOMPCTL_IBIAS_INIT_M 0x000F0000
#define DDI_0_OSC_AMPCOMPCTL_IBIAS_INIT_S 16
// Field: [15:8] LPM_IBIAS_WAIT_CNT_FINAL
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_LPM_IBIAS_WAIT_CNT_FINAL_W 8
#define DDI_0_OSC_AMPCOMPCTL_LPM_IBIAS_WAIT_CNT_FINAL_M 0x0000FF00
#define DDI_0_OSC_AMPCOMPCTL_LPM_IBIAS_WAIT_CNT_FINAL_S 8
// Field: [7:4] CAP_STEP
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_CAP_STEP_W 4
#define DDI_0_OSC_AMPCOMPCTL_CAP_STEP_M 0x000000F0
#define DDI_0_OSC_AMPCOMPCTL_CAP_STEP_S 4
// Field: [3:0] IBIASCAP_HPTOLP_OL_CNT
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPCTL_IBIASCAP_HPTOLP_OL_CNT_W 4
#define DDI_0_OSC_AMPCOMPCTL_IBIASCAP_HPTOLP_OL_CNT_M 0x0000000F
#define DDI_0_OSC_AMPCOMPCTL_IBIASCAP_HPTOLP_OL_CNT_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_AMPCOMPTH1
//
//*****************************************************************************
// Field: [23:18] HPMRAMP3_LTH
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP3_LTH_W 6
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP3_LTH_M 0x00FC0000
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP3_LTH_S 18
// Field: [15:10] HPMRAMP3_HTH
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP3_HTH_W 6
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP3_HTH_M 0x0000FC00
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP3_HTH_S 10
// Field: [9:6] IBIASCAP_LPTOHP_OL_CNT
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH1_IBIASCAP_LPTOHP_OL_CNT_W 4
#define DDI_0_OSC_AMPCOMPTH1_IBIASCAP_LPTOHP_OL_CNT_M 0x000003C0
#define DDI_0_OSC_AMPCOMPTH1_IBIASCAP_LPTOHP_OL_CNT_S 6
// Field: [5:0] HPMRAMP1_TH
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP1_TH_W 6
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP1_TH_M 0x0000003F
#define DDI_0_OSC_AMPCOMPTH1_HPMRAMP1_TH_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_AMPCOMPTH2
//
//*****************************************************************************
// Field: [31:26] LPMUPDATE_LTH
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH2_LPMUPDATE_LTH_W 6
#define DDI_0_OSC_AMPCOMPTH2_LPMUPDATE_LTH_M 0xFC000000
#define DDI_0_OSC_AMPCOMPTH2_LPMUPDATE_LTH_S 26
// Field: [23:18] LPMUPDATE_HTH
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH2_LPMUPDATE_HTH_W 6
#define DDI_0_OSC_AMPCOMPTH2_LPMUPDATE_HTH_M 0x00FC0000
#define DDI_0_OSC_AMPCOMPTH2_LPMUPDATE_HTH_S 18
// Field: [15:10] ADC_COMP_AMPTH_LPM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH2_ADC_COMP_AMPTH_LPM_W 6
#define DDI_0_OSC_AMPCOMPTH2_ADC_COMP_AMPTH_LPM_M 0x0000FC00
#define DDI_0_OSC_AMPCOMPTH2_ADC_COMP_AMPTH_LPM_S 10
// Field: [7:2] ADC_COMP_AMPTH_HPM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_AMPCOMPTH2_ADC_COMP_AMPTH_HPM_W 6
#define DDI_0_OSC_AMPCOMPTH2_ADC_COMP_AMPTH_HPM_M 0x000000FC
#define DDI_0_OSC_AMPCOMPTH2_ADC_COMP_AMPTH_HPM_S 2
//*****************************************************************************
//
// Register: DDI_0_OSC_O_ANABYPASSVAL1
//
//*****************************************************************************
// Field: [19:16] XOSC_HF_ROW_Q12
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_ROW_Q12_W 4
#define DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_ROW_Q12_M 0x000F0000
#define DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_ROW_Q12_S 16
// Field: [15:0] XOSC_HF_COLUMN_Q12
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_COLUMN_Q12_W 16
#define DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_COLUMN_Q12_M 0x0000FFFF
#define DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_COLUMN_Q12_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_ANABYPASSVAL2
//
//*****************************************************************************
// Field: [13:0] XOSC_HF_IBIASTHERM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ANABYPASSVAL2_XOSC_HF_IBIASTHERM_W 14
#define DDI_0_OSC_ANABYPASSVAL2_XOSC_HF_IBIASTHERM_M 0x00003FFF
#define DDI_0_OSC_ANABYPASSVAL2_XOSC_HF_IBIASTHERM_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_ATESTCTL
//
//*****************************************************************************
// Field: [29] SCLK_LF_AUX_EN
//
// Enable 32 kHz clock to AUX_COMPB.
#define DDI_0_OSC_ATESTCTL_SCLK_LF_AUX_EN 0x20000000
#define DDI_0_OSC_ATESTCTL_SCLK_LF_AUX_EN_M 0x20000000
#define DDI_0_OSC_ATESTCTL_SCLK_LF_AUX_EN_S 29
//*****************************************************************************
//
// Register: DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL
//
//*****************************************************************************
// Field: [24] NANOAMP_BIAS_ENABLE
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_NANOAMP_BIAS_ENABLE 0x01000000
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_NANOAMP_BIAS_ENABLE_M 0x01000000
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_NANOAMP_BIAS_ENABLE_S 24
// Field: [23] SPARE23
//
// Software should not rely on the value of a reserved. Writing any other value
// than the reset value may result in undefined behavior
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_SPARE23 0x00800000
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_SPARE23_M 0x00800000
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_SPARE23_S 23
// Field: [5] ADC_SH_MODE_EN
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_MODE_EN 0x00000020
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_MODE_EN_M 0x00000020
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_MODE_EN_S 5
// Field: [4] ADC_SH_VBUF_EN
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_VBUF_EN 0x00000010
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_VBUF_EN_M 0x00000010
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_VBUF_EN_S 4
// Field: [1:0] ADC_IREF_CTRL
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_IREF_CTRL_W 2
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_IREF_CTRL_M 0x00000003
#define DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_IREF_CTRL_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_XOSCHFCTL
//
//*****************************************************************************
// Field: [9:8] PEAK_DET_ITRIM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_XOSCHFCTL_PEAK_DET_ITRIM_W 2
#define DDI_0_OSC_XOSCHFCTL_PEAK_DET_ITRIM_M 0x00000300
#define DDI_0_OSC_XOSCHFCTL_PEAK_DET_ITRIM_S 8
// Field: [6] BYPASS
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_XOSCHFCTL_BYPASS 0x00000040
#define DDI_0_OSC_XOSCHFCTL_BYPASS_M 0x00000040
#define DDI_0_OSC_XOSCHFCTL_BYPASS_S 6
// Field: [4:2] HP_BUF_ITRIM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_XOSCHFCTL_HP_BUF_ITRIM_W 3
#define DDI_0_OSC_XOSCHFCTL_HP_BUF_ITRIM_M 0x0000001C
#define DDI_0_OSC_XOSCHFCTL_HP_BUF_ITRIM_S 2
// Field: [1:0] LP_BUF_ITRIM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_XOSCHFCTL_LP_BUF_ITRIM_W 2
#define DDI_0_OSC_XOSCHFCTL_LP_BUF_ITRIM_M 0x00000003
#define DDI_0_OSC_XOSCHFCTL_LP_BUF_ITRIM_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_LFOSCCTL
//
//*****************************************************************************
// Field: [23:22] XOSCLF_REGULATOR_TRIM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_LFOSCCTL_XOSCLF_REGULATOR_TRIM_W 2
#define DDI_0_OSC_LFOSCCTL_XOSCLF_REGULATOR_TRIM_M 0x00C00000
#define DDI_0_OSC_LFOSCCTL_XOSCLF_REGULATOR_TRIM_S 22
// Field: [21:18] XOSCLF_CMIRRWR_RATIO
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_LFOSCCTL_XOSCLF_CMIRRWR_RATIO_W 4
#define DDI_0_OSC_LFOSCCTL_XOSCLF_CMIRRWR_RATIO_M 0x003C0000
#define DDI_0_OSC_LFOSCCTL_XOSCLF_CMIRRWR_RATIO_S 18
// Field: [9:8] RCOSCLF_RTUNE_TRIM
//
// Internal. Only to be used through TI provided API.
// ENUMs:
// 6P0MEG Internal. Only to be used through TI provided API.
// 6P5MEG Internal. Only to be used through TI provided API.
// 7P0MEG Internal. Only to be used through TI provided API.
// 7P5MEG Internal. Only to be used through TI provided API.
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_W 2
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_M 0x00000300
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_S 8
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_6P0MEG 0x00000300
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_6P5MEG 0x00000200
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_7P0MEG 0x00000100
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_RTUNE_TRIM_7P5MEG 0x00000000
// Field: [7:0] RCOSCLF_CTUNE_TRIM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_CTUNE_TRIM_W 8
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_CTUNE_TRIM_M 0x000000FF
#define DDI_0_OSC_LFOSCCTL_RCOSCLF_CTUNE_TRIM_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_RCOSCHFCTL
//
//*****************************************************************************
// Field: [15:8] RCOSCHF_CTRIM
//
// Internal. Only to be used through TI provided API.
#define DDI_0_OSC_RCOSCHFCTL_RCOSCHF_CTRIM_W 8
#define DDI_0_OSC_RCOSCHFCTL_RCOSCHF_CTRIM_M 0x0000FF00
#define DDI_0_OSC_RCOSCHFCTL_RCOSCHF_CTRIM_S 8
//*****************************************************************************
//
// Register: DDI_0_OSC_O_STAT0
//
//*****************************************************************************
// Field: [30:29] SCLK_LF_SRC
//
// Indicates source for the sclk_lf
// ENUMs:
// XOSCLF Low frequency XOSC
// RCOSCLF Low frequency RCOSC
// XOSCHFDLF Low frequency clock derived from High Frequency
// XOSC
// RCOSCHFDLF Low frequency clock derived from High Frequency
// RCOSC
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_W 2
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_M 0x60000000
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_S 29
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_XOSCLF 0x60000000
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_RCOSCLF 0x40000000
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_XOSCHFDLF 0x20000000
#define DDI_0_OSC_STAT0_SCLK_LF_SRC_RCOSCHFDLF 0x00000000
// Field: [28] SCLK_HF_SRC
//
// Indicates source for the sclk_hf
// ENUMs:
// XOSC High frequency XOSC
// RCOSC High frequency RCOSC clock
#define DDI_0_OSC_STAT0_SCLK_HF_SRC 0x10000000
#define DDI_0_OSC_STAT0_SCLK_HF_SRC_M 0x10000000
#define DDI_0_OSC_STAT0_SCLK_HF_SRC_S 28
#define DDI_0_OSC_STAT0_SCLK_HF_SRC_XOSC 0x10000000
#define DDI_0_OSC_STAT0_SCLK_HF_SRC_RCOSC 0x00000000
// Field: [22] RCOSC_HF_EN
//
// RCOSC_HF_EN
#define DDI_0_OSC_STAT0_RCOSC_HF_EN 0x00400000
#define DDI_0_OSC_STAT0_RCOSC_HF_EN_M 0x00400000
#define DDI_0_OSC_STAT0_RCOSC_HF_EN_S 22
// Field: [21] RCOSC_LF_EN
//
// RCOSC_LF_EN
#define DDI_0_OSC_STAT0_RCOSC_LF_EN 0x00200000
#define DDI_0_OSC_STAT0_RCOSC_LF_EN_M 0x00200000
#define DDI_0_OSC_STAT0_RCOSC_LF_EN_S 21
// Field: [20] XOSC_LF_EN
//
// XOSC_LF_EN
#define DDI_0_OSC_STAT0_XOSC_LF_EN 0x00100000
#define DDI_0_OSC_STAT0_XOSC_LF_EN_M 0x00100000
#define DDI_0_OSC_STAT0_XOSC_LF_EN_S 20
// Field: [19] CLK_DCDC_RDY
//
// CLK_DCDC_RDY
#define DDI_0_OSC_STAT0_CLK_DCDC_RDY 0x00080000
#define DDI_0_OSC_STAT0_CLK_DCDC_RDY_M 0x00080000
#define DDI_0_OSC_STAT0_CLK_DCDC_RDY_S 19
// Field: [18] CLK_DCDC_RDY_ACK
//
// CLK_DCDC_RDY_ACK
#define DDI_0_OSC_STAT0_CLK_DCDC_RDY_ACK 0x00040000
#define DDI_0_OSC_STAT0_CLK_DCDC_RDY_ACK_M 0x00040000
#define DDI_0_OSC_STAT0_CLK_DCDC_RDY_ACK_S 18
// Field: [17] SCLK_HF_LOSS
//
// Indicates sclk_hf is lost
#define DDI_0_OSC_STAT0_SCLK_HF_LOSS 0x00020000
#define DDI_0_OSC_STAT0_SCLK_HF_LOSS_M 0x00020000
#define DDI_0_OSC_STAT0_SCLK_HF_LOSS_S 17
// Field: [16] SCLK_LF_LOSS
//
// Indicates sclk_lf is lost
#define DDI_0_OSC_STAT0_SCLK_LF_LOSS 0x00010000
#define DDI_0_OSC_STAT0_SCLK_LF_LOSS_M 0x00010000
#define DDI_0_OSC_STAT0_SCLK_LF_LOSS_S 16
// Field: [15] XOSC_HF_EN
//
// Indicates that XOSC_HF is enabled.
#define DDI_0_OSC_STAT0_XOSC_HF_EN 0x00008000
#define DDI_0_OSC_STAT0_XOSC_HF_EN_M 0x00008000
#define DDI_0_OSC_STAT0_XOSC_HF_EN_S 15
// Field: [13] XB_48M_CLK_EN
//
// Indicates that the 48MHz clock from the DOUBLER is enabled.
//
// It will be enabled if 24 or 48 MHz crystal is used (enabled in doubler
// bypass for the 48MHz crystal).
#define DDI_0_OSC_STAT0_XB_48M_CLK_EN 0x00002000
#define DDI_0_OSC_STAT0_XB_48M_CLK_EN_M 0x00002000
#define DDI_0_OSC_STAT0_XB_48M_CLK_EN_S 13
// Field: [11] XOSC_HF_LP_BUF_EN
//
// XOSC_HF_LP_BUF_EN
#define DDI_0_OSC_STAT0_XOSC_HF_LP_BUF_EN 0x00000800
#define DDI_0_OSC_STAT0_XOSC_HF_LP_BUF_EN_M 0x00000800
#define DDI_0_OSC_STAT0_XOSC_HF_LP_BUF_EN_S 11
// Field: [10] XOSC_HF_HP_BUF_EN
//
// XOSC_HF_HP_BUF_EN
#define DDI_0_OSC_STAT0_XOSC_HF_HP_BUF_EN 0x00000400
#define DDI_0_OSC_STAT0_XOSC_HF_HP_BUF_EN_M 0x00000400
#define DDI_0_OSC_STAT0_XOSC_HF_HP_BUF_EN_S 10
// Field: [8] ADC_THMET
//
// ADC_THMET
#define DDI_0_OSC_STAT0_ADC_THMET 0x00000100
#define DDI_0_OSC_STAT0_ADC_THMET_M 0x00000100
#define DDI_0_OSC_STAT0_ADC_THMET_S 8
// Field: [7] ADC_DATA_READY
//
// indicates when adc_data is ready.
#define DDI_0_OSC_STAT0_ADC_DATA_READY 0x00000080
#define DDI_0_OSC_STAT0_ADC_DATA_READY_M 0x00000080
#define DDI_0_OSC_STAT0_ADC_DATA_READY_S 7
// Field: [6:1] ADC_DATA
//
// adc_data
#define DDI_0_OSC_STAT0_ADC_DATA_W 6
#define DDI_0_OSC_STAT0_ADC_DATA_M 0x0000007E
#define DDI_0_OSC_STAT0_ADC_DATA_S 1
// Field: [0] PENDINGSCLKHFSWITCHING
//
// Indicates when sclk_hf is ready to be switched
#define DDI_0_OSC_STAT0_PENDINGSCLKHFSWITCHING 0x00000001
#define DDI_0_OSC_STAT0_PENDINGSCLKHFSWITCHING_M 0x00000001
#define DDI_0_OSC_STAT0_PENDINGSCLKHFSWITCHING_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_STAT1
//
//*****************************************************************************
// Field: [31:28] RAMPSTATE
//
// AMPCOMP FSM State
// ENUMs:
// FAST_START_SETTLE FAST_START_SETTLE
// FAST_START FAST_START
// DUMMY_TO_INIT_1 DUMMY_TO_INIT_1
// IDAC_DEC_W_MEASURE IDAC_DECREMENT_WITH_MEASURE
// IBIAS_INC IBIAS_INCREMENT
// LPM_UPDATE LPM_UPDATE
// IBIAS_DEC_W_MEASURE IBIAS_DECREMENT_WITH_MEASURE
// IBIAS_CAP_UPDATE IBIAS_CAP_UPDATE
// IDAC_INCREMENT IDAC_INCREMENT
// HPM_UPDATE HPM_UPDATE
// HPM_RAMP3 HPM_RAMP3
// HPM_RAMP2 HPM_RAMP2
// HPM_RAMP1 HPM_RAMP1
// INITIALIZATION INITIALIZATION
// RESET RESET
#define DDI_0_OSC_STAT1_RAMPSTATE_W 4
#define DDI_0_OSC_STAT1_RAMPSTATE_M 0xF0000000
#define DDI_0_OSC_STAT1_RAMPSTATE_S 28
#define DDI_0_OSC_STAT1_RAMPSTATE_FAST_START_SETTLE 0xE0000000
#define DDI_0_OSC_STAT1_RAMPSTATE_FAST_START 0xD0000000
#define DDI_0_OSC_STAT1_RAMPSTATE_DUMMY_TO_INIT_1 0xC0000000
#define DDI_0_OSC_STAT1_RAMPSTATE_IDAC_DEC_W_MEASURE 0xB0000000
#define DDI_0_OSC_STAT1_RAMPSTATE_IBIAS_INC 0xA0000000
#define DDI_0_OSC_STAT1_RAMPSTATE_LPM_UPDATE 0x90000000
#define DDI_0_OSC_STAT1_RAMPSTATE_IBIAS_DEC_W_MEASURE 0x80000000
#define DDI_0_OSC_STAT1_RAMPSTATE_IBIAS_CAP_UPDATE 0x70000000
#define DDI_0_OSC_STAT1_RAMPSTATE_IDAC_INCREMENT 0x60000000
#define DDI_0_OSC_STAT1_RAMPSTATE_HPM_UPDATE 0x50000000
#define DDI_0_OSC_STAT1_RAMPSTATE_HPM_RAMP3 0x40000000
#define DDI_0_OSC_STAT1_RAMPSTATE_HPM_RAMP2 0x30000000
#define DDI_0_OSC_STAT1_RAMPSTATE_HPM_RAMP1 0x20000000
#define DDI_0_OSC_STAT1_RAMPSTATE_INITIALIZATION 0x10000000
#define DDI_0_OSC_STAT1_RAMPSTATE_RESET 0x00000000
// Field: [27:22] HPM_UPDATE_AMP
//
// OSC amplitude during HPM_UPDATE state.
// When amplitude compensation of XOSC_HF is enabled in high performance mode,
// this value is the amplitude of the crystal oscillations measured by the
// on-chip oscillator ADC, divided by 15 mV. For example, a value of 0x20
// would indicate that the amplitude of the crystal is approximately 480 mV.
// To enable amplitude compensation, AON_WUC OSCCFG must be set to a non-zero
// value.
#define DDI_0_OSC_STAT1_HPM_UPDATE_AMP_W 6
#define DDI_0_OSC_STAT1_HPM_UPDATE_AMP_M 0x0FC00000
#define DDI_0_OSC_STAT1_HPM_UPDATE_AMP_S 22
// Field: [21:16] LPM_UPDATE_AMP
//
// OSC amplitude during LPM_UPDATE state
// When amplitude compensation of XOSC_HF is enabled in low power mode, this
// value is the amplitude of the crystal oscillations measured by the on-chip
// oscillator ADC, divided by 15 mV. For example, a value of 0x20 would
// indicate that the amplitude of the crystal is approximately 480 mV. To
// enable amplitude compensation, AON_WUC OSCCFG must be set to a non-zero
// value.
#define DDI_0_OSC_STAT1_LPM_UPDATE_AMP_W 6
#define DDI_0_OSC_STAT1_LPM_UPDATE_AMP_M 0x003F0000
#define DDI_0_OSC_STAT1_LPM_UPDATE_AMP_S 16
// Field: [15] FORCE_RCOSC_HF
//
// force_rcosc_hf
#define DDI_0_OSC_STAT1_FORCE_RCOSC_HF 0x00008000
#define DDI_0_OSC_STAT1_FORCE_RCOSC_HF_M 0x00008000
#define DDI_0_OSC_STAT1_FORCE_RCOSC_HF_S 15
// Field: [14] SCLK_HF_EN
//
// SCLK_HF_EN
#define DDI_0_OSC_STAT1_SCLK_HF_EN 0x00004000
#define DDI_0_OSC_STAT1_SCLK_HF_EN_M 0x00004000
#define DDI_0_OSC_STAT1_SCLK_HF_EN_S 14
// Field: [13] SCLK_MF_EN
//
// SCLK_MF_EN
#define DDI_0_OSC_STAT1_SCLK_MF_EN 0x00002000
#define DDI_0_OSC_STAT1_SCLK_MF_EN_M 0x00002000
#define DDI_0_OSC_STAT1_SCLK_MF_EN_S 13
// Field: [12] ACLK_ADC_EN
//
// ACLK_ADC_EN
#define DDI_0_OSC_STAT1_ACLK_ADC_EN 0x00001000
#define DDI_0_OSC_STAT1_ACLK_ADC_EN_M 0x00001000
#define DDI_0_OSC_STAT1_ACLK_ADC_EN_S 12
// Field: [11] ACLK_TDC_EN
//
// ACLK_TDC_EN
#define DDI_0_OSC_STAT1_ACLK_TDC_EN 0x00000800
#define DDI_0_OSC_STAT1_ACLK_TDC_EN_M 0x00000800
#define DDI_0_OSC_STAT1_ACLK_TDC_EN_S 11
// Field: [10] ACLK_REF_EN
//
// ACLK_REF_EN
#define DDI_0_OSC_STAT1_ACLK_REF_EN 0x00000400
#define DDI_0_OSC_STAT1_ACLK_REF_EN_M 0x00000400
#define DDI_0_OSC_STAT1_ACLK_REF_EN_S 10
// Field: [9] CLK_CHP_EN
//
// CLK_CHP_EN
#define DDI_0_OSC_STAT1_CLK_CHP_EN 0x00000200
#define DDI_0_OSC_STAT1_CLK_CHP_EN_M 0x00000200
#define DDI_0_OSC_STAT1_CLK_CHP_EN_S 9
// Field: [8] CLK_DCDC_EN
//
// CLK_DCDC_EN
#define DDI_0_OSC_STAT1_CLK_DCDC_EN 0x00000100
#define DDI_0_OSC_STAT1_CLK_DCDC_EN_M 0x00000100
#define DDI_0_OSC_STAT1_CLK_DCDC_EN_S 8
// Field: [7] SCLK_HF_GOOD
//
// SCLK_HF_GOOD
#define DDI_0_OSC_STAT1_SCLK_HF_GOOD 0x00000080
#define DDI_0_OSC_STAT1_SCLK_HF_GOOD_M 0x00000080
#define DDI_0_OSC_STAT1_SCLK_HF_GOOD_S 7
// Field: [6] SCLK_MF_GOOD
//
// SCLK_MF_GOOD
#define DDI_0_OSC_STAT1_SCLK_MF_GOOD 0x00000040
#define DDI_0_OSC_STAT1_SCLK_MF_GOOD_M 0x00000040
#define DDI_0_OSC_STAT1_SCLK_MF_GOOD_S 6
// Field: [5] SCLK_LF_GOOD
//
// SCLK_LF_GOOD
#define DDI_0_OSC_STAT1_SCLK_LF_GOOD 0x00000020
#define DDI_0_OSC_STAT1_SCLK_LF_GOOD_M 0x00000020
#define DDI_0_OSC_STAT1_SCLK_LF_GOOD_S 5
// Field: [4] ACLK_ADC_GOOD
//
// ACLK_ADC_GOOD
#define DDI_0_OSC_STAT1_ACLK_ADC_GOOD 0x00000010
#define DDI_0_OSC_STAT1_ACLK_ADC_GOOD_M 0x00000010
#define DDI_0_OSC_STAT1_ACLK_ADC_GOOD_S 4
// Field: [3] ACLK_TDC_GOOD
//
// ACLK_TDC_GOOD
#define DDI_0_OSC_STAT1_ACLK_TDC_GOOD 0x00000008
#define DDI_0_OSC_STAT1_ACLK_TDC_GOOD_M 0x00000008
#define DDI_0_OSC_STAT1_ACLK_TDC_GOOD_S 3
// Field: [2] ACLK_REF_GOOD
//
// ACLK_REF_GOOD
#define DDI_0_OSC_STAT1_ACLK_REF_GOOD 0x00000004
#define DDI_0_OSC_STAT1_ACLK_REF_GOOD_M 0x00000004
#define DDI_0_OSC_STAT1_ACLK_REF_GOOD_S 2
// Field: [1] CLK_CHP_GOOD
//
// CLK_CHP_GOOD
#define DDI_0_OSC_STAT1_CLK_CHP_GOOD 0x00000002
#define DDI_0_OSC_STAT1_CLK_CHP_GOOD_M 0x00000002
#define DDI_0_OSC_STAT1_CLK_CHP_GOOD_S 1
// Field: [0] CLK_DCDC_GOOD
//
// CLK_DCDC_GOOD
#define DDI_0_OSC_STAT1_CLK_DCDC_GOOD 0x00000001
#define DDI_0_OSC_STAT1_CLK_DCDC_GOOD_M 0x00000001
#define DDI_0_OSC_STAT1_CLK_DCDC_GOOD_S 0
//*****************************************************************************
//
// Register: DDI_0_OSC_O_STAT2
//