Skip to content
@YosysHQ

Yosys Headquarters

Yosys Open SYnthesis Suite

YosysHQ - Open Source EDA

OSS CAD Suite: the one-stop shop for our tools

If you want to use our EDA tools, the easiest way is to install the binary release OSS CAD suite, which contains all required dependencies and related tools. Find the documentation here. We also have an OSS CAD Suite github action for using the tools in a github CI workflow.

Tabby CAD Suite is a commercial extension of OSS CAD Suite available from YosysHQ GmbH that additionally includes the Verific frontend for industry-grade SystemVerilog and VHDL support, formal verification with SVA, and formal apps.

Our Projects

Front-ends for applications built on top of Yosys:

  • sby: formal property checking
  • mcy: mutation coverage
  • eqy: equivalence checking

Other notable projects:

  • riscv-formal: formally check compliance with the RISC-V specification
  • picorv32: A Size-Optimized RISC-V CPU
  • nerv: A very simple educational RISC-V CPU for demonstrating riscv-formal

Community

Support us

Like what we do? Please consider either buying a license for the Tabby CAD Suite or becoming a sponsor.

Pinned Loading

  1. yosys yosys Public

    Yosys Open SYnthesis Suite

    C++ 3.4k 878

  2. nextpnr nextpnr Public

    nextpnr portable FPGA place and route tool

    C++ 1.3k 242

  3. sby sby Public

    SymbiYosys (sby) -- Front-end for Yosys-based formal verification flows

    Python 397 74

  4. oss-cad-suite-build oss-cad-suite-build Public

    Multi-platform nightly builds of open source digital design and verification tools

    Shell 822 73

Repositories

Showing 10 of 38 repositories
  • imctk Public

    Incremental Model Checking Toolkit

    YosysHQ/imctk’s past year of commit activity
    Rust 1 1 8 2 Updated Oct 16, 2024
  • yosys Public

    Yosys Open SYnthesis Suite

    YosysHQ/yosys’s past year of commit activity
    C++ 3,442 ISC 878 446 119 Updated Oct 16, 2024
  • oss-cad-suite-build Public

    Multi-platform nightly builds of open source digital design and verification tools

    YosysHQ/oss-cad-suite-build’s past year of commit activity
    Shell 822 ISC 73 47 1 Updated Oct 16, 2024
  • nerv Public

    Naive Educational RISC V processor

    YosysHQ/nerv’s past year of commit activity
    SystemVerilog 70 12 1 2 Updated Oct 13, 2024
  • riscv-formal Public

    RISC-V Formal Verification Framework

    YosysHQ/riscv-formal’s past year of commit activity
    Verilog 99 ISC 22 4 3 Updated Oct 13, 2024
  • apicula Public

    Project Apicula 🐝: bitstream documentation for Gowin FPGAs

    YosysHQ/apicula’s past year of commit activity
    Verilog 484 MIT 66 12 3 Updated Oct 12, 2024
  • nextpnr Public

    nextpnr portable FPGA place and route tool

    YosysHQ/nextpnr’s past year of commit activity
  • mcy Public

    Mutation Cover with Yosys (MCY)

    YosysHQ/mcy’s past year of commit activity
    C++ 76 ISC 9 1 0 Updated Oct 9, 2024
  • eqy Public

    Equivalence checking with Yosys

    YosysHQ/eqy’s past year of commit activity
    Python 29 5 9 0 Updated Oct 9, 2024
  • sby Public

    SymbiYosys (sby) -- Front-end for Yosys-based formal verification flows

    YosysHQ/sby’s past year of commit activity
    Python 397 74 39 11 Updated Oct 9, 2024

Top languages

Loading…

Most used topics

Loading…